Component Technical Committee

### **ATTACHMENT 11**

### AEC - Q100-011 Rev-B

### CHARGED DEVICE MODEL (CDM)

### **ELECTROSTATIC DISCHARGE TEST**

Component Technical Committee

### Acknowledgment

Any document involving a complex technology brings together experience and skills from many sources. The Automotive Electronics Counsel would especially like to recognize the following significant contributors to the development of this document:

Mark A. Kelly

Delphi Delco Electronics Systems

**Component Technical Committee** 

### **Change Notification**

The following summary details the changes incorporated into AEC-Q100-011 Rev-B:

- <u>Section 3.6, steps j and k</u>: Added wording to allow lower voltage level stressing (125 volt) for devices failing the 250 volt level.
- <u>Section 5, Acceptance Criteria</u>: Added wording to reflect device classification, rather than meeting a 500 volt level.
- <u>Table 4, Integrated Circuit CDM ESD Classification Levels</u>: Added new table listing classification levels for CDM ESD.

Component Technical Committee

### **METHOD - 011**

### CHARGED DEVICE MODEL (CDM) ELECTROSTATIC DISCHARGE (ESD) TEST

## Text enhancements and differences made since the last revision of this document are shown as underlined areas.

### 1. SCOPE

#### 1.1 Description

The purpose of this specification is to establish a reliable and repeatable procedure for determining the CDM ESD sensitivity for electronic devices. This test method does not include socketed CDM.

#### 1.2 Reference Documents

ESD Association Specification STM5.3.1 JEDEC Specification EIA/JESD22/C101

#### 1.3 Terms and Definitions

The terms used in this specification are defined as follows.

### 1.3.1 Charged Device Model (CDM) ESD

An ESD pulse meeting the waveform criteria specified in this test method, approximating an ESD event that occurs when a device becomes charged (e.g., triboelectric) and discharges to a conductive object or surface.

#### 1.3.2 Device Failure

A condition in which a device does not meet all the requirements of the acceptance criteria, as specified in section 5, following the ESD test.

#### 1.3.3 Device Under Test (DUT)

An electronic device being evaluated for its sensitivity to ESD.

#### **1.3.4** Electrostatic Discharge (ESD)

The transfer of electrostatic charge between bodies at different electrostatic potentials.

| DaimlerChrysler Date    | Delphi Delco Electronics Systems Date | Visteon Corporation Date |
|-------------------------|---------------------------------------|--------------------------|
| Nazdi Mostazavi 7/18/03 | Jutter y 7/18/03                      | Kobert Knoell -/18/03    |
| Majdi Mortazavi         | Detlef Griessman                      | Robert V. Knoell         |

Copyright © 2003 by DaimlerChrysler, Delphi Delco Electronics Systems, and Visteon Corporation. This document may be freely reprinted with this copyright notice. This document cannot be changed without approval by the AEC Component Technical Committee.

**Component Technical Committee** 

### 1.3.5 Electrostatic Discharge Sensitivity

An ESD voltage level resulting in device failure.

#### 1.3.6 ESD Simulator

An instrument that simulates the charged device model ESD pulse as defined in this specification.

### 1.3.7 Pin Under Test (PUT)

The pin under test; this includes <u>all device pins as well as all power supply</u> and ground pins.

#### 1.3.8 Withstanding Voltage

The ESD voltage level at which, and below, the device is determined to pass the failure criteria requirements specified in section 4.

#### 2. EQUIPMENT

#### 2.1 Test Apparatus

The apparatus for this test consists of an ESD pulse simulator; Figure 1 shows a typical equivalent CDM ESD circuit. Other equivalent circuits may be used, but the actual simulator must be capable of supplying pulses that meet the waveform requirements of Table 2, Table 3, and Figure 3.



Note: Parasitics in the charge and discharge path of the test equipment can greatly affect test results

## Figure 1: Charged Device Model ESD typical equivalent circuit for (a) direct charge and (b) field induced charge

**Component Technical Committee** 

### 2.2 Measurement Equipment

Equipment shall include an oscilloscope/digitizer, current probe, attenuators, and cable/connector assemblies to verify conformance of the simulator output pulse to the requirements of this document as specified in Table 2, Table 3, and Figure 3.

### 2.2.1 Oscilloscope/Digitizer

The oscilloscope/digitizer shall have a minimum bandwidth of 1.0GHz and nominal input impedance of  $50\Omega$  (Tektronix SCD1000, HP 7104, or equivalent).

### 2.2.2 Current Probe

The current probe shall be an inductive current transducer or coaxial resistive probe with a minimum bandwidth of 5GHz.

### 2.2.3 Attenuator

The attentuator, if required, shall be high precision (+0.1dB precision at 1.0GHz) with impedance of  $50\Omega$ .

### 2.2.4 Cable/Connector Assembly

The cable/connector assembly, if required, shall be low loss (less than 0.4dB loss up to 1GHz) with impedance of  $50\Omega$ .

### 2.2.5 Verification Modules

The two verification modules shall be gold-plated or nickel-plated etched copper disks on single sided FR-4 material (thickness = 0.8mm). The disks shall be: 1) a small disk (diameter approximately = 9 mm) configuration with a capacitance value of  $4pF \pm 5\%$  measured at 1MHz, and 2) a large disk (diameter approximately = 26mm) configuration with a capacitance of  $30pF \pm 5\%$  measured at 1MHz. Each disk shall be created using an etching process and centered on FR-4 material measuring at least 30mm by 30mm. Capacitance shall be measured with the non-metallized and non-disk side of the verification module in direct contact with the metal surface of a ground plane. Verification module parameters and illustrations are shown in Table 1 and Figure 2.

| Verification Module | Parameter          | Accepted Value      |
|---------------------|--------------------|---------------------|
|                     | Capacitance        | 3.8pF to 4.2pF      |
| 4pF                 | Disk diameter      | ~ 9mm               |
|                     | FR-4 material size | $\geq$ 30mm by 30mm |
|                     | FR-4 thickness     | 0.8mm               |
|                     | Capacitance        | 28.5pF to 31.5pF    |
| 30pF                | Disk diameter      | ~ 26mm              |
|                     | FR-4 material size | $\geq$ 30mm by 30mm |
|                     | FR-4 thickness     | 0.8mm               |

### Table 1: Verification module parameters

Page 3 of 12

**Component Technical Committee** 



(a) 4pF verification module (~ 9mm disk)

(b) 30pF verification module (~ 26mm disk)

### Figure 2: Verification module illustrations, (a) 4pF and (b) 30pF

### 2.2.6 Capacitance Meter

The capacitance meter shall have a resolution of 0.2pF when measured at 1.0MHz with 3% accuracy.

### 2.3 Equipment Calibration and Qualification

All peripheral equipment (including but not limited to the oscilloscope/digitizer, current probe, attenuators, cable/connector assemblies, verification modules, and capacitance meter) shall be periodically calibrated according to manufacturer's recommendations. A period of one (1) year is the maximum permissible time between full calibration tests. Qualification of the CDM simulator must be performed during initial acceptance testing or after repairs that are made to the equipment that may affect the waveform. The simulator must meet the requirements of Table 2 and Figure 3 for five (5) consecutive waveforms at all voltage levels using the 4pF verification module shown in Figure 2. Simulators not capable of producing the maximum voltage level shown in Table 2 shall be qualified to the highest voltage level possible. The simulator must also meet the requirements of Table 3 and Figure 3 for five (5) consecutive waveforms at the 500 volt level using the 30pF verification module shown in Figure 2. Thereafter, the test equipment shall be periodically qualified as described above; a period of one (1) year is the maximum permissible time between full qualification tests.

**Component Technical Committee** 

### 2.4 Verification Module Calibration

The capacitance value of verification modules can be dramatically degraded by excessive use (indentations due to repetitive pogo pin contact, cracks in metallization, warping, etc.). Therefore, to ensure proper capacitance values, it is recommended that module capacitance be verified per section 2.4.1. When modules are degraded to the point they no longer meet the specified capacitance requirements shown in Table 1, they must be replaced.

### 2.4.1 Verification Module Capacitance Measurement Procedure

- Using the 4pF verification module, place the non-metallic side of the module in direct contact with the metallic surface of a ground plane. Capacitance measurements can be affected by air gaps between the module and the ground plane (e.g., due to warping of the FR-4 material, etc.). Therefore, the air space between the module and the ground plane must be minimized. This can be accomplished by applying slight pressure using the capacitance meter probes; care must be taken to avoid damaging the disk metallization.
- b. Using the capacitance meter defined in section 2.2.6, measure the capacitance of the verification module to the ground plane. The capacitance value shall meet the requirements defined in Table 1.
- c. Repeat steps (a) and (b) using the 30pF verification module.

### 2.5 Simulator Waveform Verification

The performance of the simulator can be dramatically degraded by parasitics in the discharge path. Therefore, to ensure proper simulation and repeatable ESD results, it is recommended that waveform performance be verified using the 4pF verification module. The waveform verification shall be performed prior to performing CDM testing. If at any time the waveforms do not meet the requirements of Table 2 and Figure 3 at the 500 volt level, the testing shall be halted until waveforms are in compliance.

### 2.5.1 Waveform Verification Procedure

- a. Prior to performing waveform verification, verification modules and tester components (e.g., pogo pin, charge plate, etc.) must be cleaned with isoproponal (isopropyl alcohol) using a procedure approved by the user's internal safety organization. Once clean, avoid direct skin contact. If handling is required, the use of vacuum tweezers or personnel finger cots is strongly recommended.
- b. Place the 4pF verification module in direct contact with the charge plate of the CDM simulator. If a dielectric film is used during device testing, it shall be less than 130 microns thick and must be in place during the waveform verification procedure.
- c. Set the horizontal time scale of the oscilloscope at 0.5 nanoseconds per division or less.
- d. Raise the charge plate potential to positive 500 volts. With the discharge pin centered within the 4pF metallic disk, bring the discharge pin in direct contact with the verification module and initiate a discharge.
- e. Measure and record the rise time, first peak current, second peak current, third peak current, and full width at half height. All parameters must meet the limits specified in Table 2 and Figure 3.

**Component Technical Committee** 

- f. Raise the charge plate potential to negative 500 volts. With the discharge pin centered within the 4pF metallic disk, bring the discharge pin in direct contact with the verification module and initiate a discharge.
- g. Measure and record the rise time, first peak current, second peak current, third peak current, and full width at half height. All parameters must meet the limits specified in Table 2 and Figure 3.

| Voltage<br>Level<br>(V) | 1 <sup>st</sup> peak<br>current<br>for 4pF<br>Ip1(A)<br>(±20%) | 2 <sup>nd</sup> peak<br>current<br>for 4pF<br>Ip2<br>(A) | 3 <sup>rd</sup> peak<br>current<br>for 4pF<br>Ip3<br>(A) | Rise<br>Time<br>tr<br>(ps) | Full width at half height<br>for 4pF<br><b>FWHH</b><br>(ps) |
|-------------------------|----------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|----------------------------|-------------------------------------------------------------|
| 250                     | 2.25                                                           | < 50% of<br>Ip1                                          | < 25% of<br>Ip1                                          | < 400                      | < 600                                                       |
| 500                     | 4.50                                                           | < 50% of<br>Ip1                                          | < 25% of<br>Ip1                                          | < 400                      | < 600                                                       |
| 1000                    | 9.00                                                           | < 50% of<br>Ip1                                          | < 25% of<br>Ip1                                          | < 400                      | < 600                                                       |
| 2000                    | 18.00                                                          | < 50% of<br>Ip1                                          | < 25% of<br>Ip1                                          | < 400                      | < 600                                                       |

### Table 2: CDM Waveform Specification for 4pF Verification Module

| Table 3: | CDM | Waveform | Specification | for 30pF | Verification Module |
|----------|-----|----------|---------------|----------|---------------------|
|----------|-----|----------|---------------|----------|---------------------|

| Voltage<br>Level<br>(V) | 1 <sup>st</sup> peak<br>current<br>for 30pF *<br>Ip1 (A)<br>(±20%) | 2 <sup>nd</sup> peak<br>current<br>for 30pF *<br> p2<br>(A) | 3 <sup>rd</sup> peak<br>current<br>for 30pF *<br>Ip3<br>(A) | Rise<br>Time<br>Tr<br>for 30pF *<br>(ps) | Full width at half height<br>for 30pF *<br><b>FWHH</b><br>(ps) |
|-------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------|
| 500                     | 14.00                                                              | < 50% of 1p1                                                | < 25% of 1p1                                                | < 400                                    | < 1000                                                         |

\* The 30pF verification module is used only during Equipment Qualification as specified in section 2.3.

**Component Technical Committee** 



Figure 3: Typical CDM current waveform

### 3. PROCEDURE

### 3.1 Sample Size

Each sample group shall be composed of three (3) units. Each sample group shall <u>have all device pins</u> (including power and ground pins) stressed at one (1) voltage level. It is permitted to use the same sample group for the next higher stress voltage level if all devices in a sample group meet the acceptance criteria requirements specified in section 5 after exposure to a specified voltage level. <u>Voltage level skipping is not allowed</u>. Therefore, the minimum number of devices required for ESD qualification is three (3) devices, while the maximum number of devices depends on the number of voltage steps required to achieve the maximum withstanding voltage. For example, a device with a maximum withstanding voltage of 500 volts requires 2 voltage steps of 250 volts each and 3 devices per voltage level for a maximum total of 6 devices.

Maximum # of devices = (# of voltage steps required) X 3 devices

**Component Technical Committee** 

### 3.2 Charging and Discharging methods

There are two acceptable methods of charging a DUT: Direct Charging and Field-induced Charging. Either method may be used to perform CDM ESD testing and must be recorded. While several methods exist for discharging a DUT, the direct contact discharge method is the only acceptable method to discharge a DUT for this test method.

### 3.2.1 Direct Charging Method

The DUT is placed "dead-bug" (upside down with pins pointing up) with device body in direct contact with the charge plate and charged either through the pin(s) providing the best ohmic connection to the substrate of the DUT or through all DUT pins simultaneously (see Figure 1). To prevent damaging the DUT, ensure both the device and charging mechanism are at ground potential prior to initiating the CDM test. Contact to the charging pin(s) must be made prior to raising the charge potential. Once the DUT is charged, a pin under test (PUT) is discharged (except any pin(s) directly connected to the substrate of the DUT). It is permissible to leave the charging probe in direct contact with the charging pin during the discharge event provided the discharge waveform meets the requirements of Table 2, Table 3, and Figure 3. After discharging the PUT, the DUT shall be re-charged and the process is repeated for each pin to be tested. Special devices (such as multi-chip modules, hybrids, and sub-assemblies) must be charged through a common power supply/ground pin or a sufficient number of device pins to ensure the charging potential is reached. All charge pins must be recorded.

### 3.2.2 Field-induced Charging Method

The DUT is placed "dead-bug" (upside down with pins pointing up) with device body in direct contact with the field charging plate and charged by raising the potential of the charge plate (see Figure 1). To prevent damaging the DUT, ensure both the device and charge plate are at ground potential prior to initiating the CDM test. Once the DUT is charged, a pin under test (PUT) is discharged. After discharging the PUT, the DUT shall be re-charged and the process is repeated for each pin to be tested. The field charging plate shall be at least seven times (7X) larger in area than the DUT and shall meet the requirements of Table 2, Table 3, and Figure 3. If a dielectric film is used during device testing, it shall be less than 130 microns thick and must be in place during the waveform verification procedure.

### 3.2.3 Direct Discharging Method

Direct contact discharge is initiated within a relay and can add parasitics to the discharge path (care must be taken to minimize these parasitics). A discharge probe (e.g., pogo pin), connected to the relay, is placed in direct contact with the PUT and produces a very repeatable CDM event.

### 3.3 Test Temperature

Each device shall be subjected to ESD pulses at room temperature.

### 3.4 Measurements

Prior to ESD testing, complete initial DC parametric and functional testing (initial ATE verification) shall be performed on all sample groups and all devices in each sample group per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

**Component Technical Committee** 

### 3.5 Cleaning Method

To avoid charge loss during CDM testing, devices should be cleaned with isopropanol (isopropyl alcohol) using a procedure approved by the local safety organization. Devices should then be handled only by vacuum tweezers, personnel wearing finger cots or equivalent, or plastic tweezers which have been neutralized by holding in an ionized air stream. The CDM tester should be cleaned periodically with isopropanol (isopropyl alcohol) to remove any surface contamination that could result in charge loss. Particular attention should be paid to the discharge probe, charging probe, and the charge plate on which the device is placed.

### 3.6 Detailed Procedure

The ESD testing procedure shall be per the test flow diagram of Figure 4 and as follows:

- a. Place clean DUT "dead-bug" (upside down with pins pointing up) with device body in direct contact with the charge plate.
- b. Set the charge voltage to + 250 volts. Voltage level skipping is not allowed.
- c. Select a charging method and charge the DUT.
- d. Select a PUT and discharge the DUT. After discharging, wait a minimum of 1 second and recharge the DUT. The use of three (3) discharges at each charge voltage polarity is required.
- e. Set the charge voltage to 250 volts. Voltage level skipping is not allowed.
- f. Repeat steps (c) through (d) using the same PUT.
- g. Repeat steps (b) through (f) until every PUT <u>(all device pins, including power and ground pins)</u> is discharged at the specified voltage.
- h. Test the next device in the sample group and repeat steps (a) through (g) until all devices in the sample group have been tested at the specified voltage level.
- i. Submit the devices for complete DC parametric and functional testing (final ATE verification) per applicable device specification within 96 hours of ESD testing and determine whether the devices pass the failure criteria requirements specified in section 4. Complete DC parametric and functional testing shall be performed at room temperature followed by hot temperature, unless specified otherwise in the device specification. The functionality of "E<sup>2</sup>PROM" type devices shall be verified by programming random patterns. If a different sample group is tested for each stress voltage level, it is permitted to perform the DC parametric and functional testing (final ATE verification) per device specification after all sample groups have been tested.
- j. Using the next sample group, increase the pulse voltage by 250 volts and repeat steps (a) through (i). Voltage level skipping is not allowed. It is permitted to use the same sample group for the next stress voltage level if all devices in a sample group pass the failure criteria requirements specified in section 4 after exposure to a specified voltage level. If device fails at the 250 volt level, decrease the pulse voltage to 125 volts and repeat steps (b) through (o).
- k. Repeat steps (a) through (j) until failure occurs <u>or the device fails to meet the 125 volt</u> <u>stress voltage level.</u>

**Component Technical Committee** 

### 4. FAILURE CRITERIA

A device will be defined as a failure if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete DC parametric and functional testing (initial and final ATE verification) shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Complete DC parametric and functional testing immediately following the ESD test provides worst-case data results. For some devices, parametric and functional characteristics may fall outside specified device specification limits when tested immediately after ESD testing, but slowly drift towards acceptable levels over time. If complete DC parametric and functional testing is delayed, the device may be improperly classified at a higher CDM withstanding voltage.

### 5. ACCEPTANCE CRITERIA

A device passes a voltage level if all devices in the sample group stressed at that voltage level and below pass. All the devices and sample groups used must pass the measurement requirements specified in section 3 and the failure criteria requirements specified in section 4. Using the classification levels specified in Table 4, the supplier shall classify the device according to the maximum withstanding voltage level. Due to the complex nature of the CDM event, a change in manufacturing process, design, materials, or device package may require reclassification according to this test method.

| Component Classification | Maximum Withstand Voltage                                                            |
|--------------------------|--------------------------------------------------------------------------------------|
| <u>C0</u>                | <u>≤ 125 V</u>                                                                       |
| <u>C1</u>                | $>$ 125 V to $\leq$ 250 V                                                            |
| <u>C2</u>                | $> 250 \text{ V to} \le 500 \text{ V}$                                               |
| <u>C3A</u>               | $>$ 500 V to $\leq$ 750 V                                                            |
| <u>C3B</u>               | $\frac{500 \text{ V to} \le 750 \text{ V}}{\text{with corner pins} > 750 \text{ V}}$ |
| <u>C4</u>                | <u>&gt; 750 V to ≤ 1000 V</u>                                                        |
| <u>C5</u>                | <u>&gt; 1000 V</u>                                                                   |

### Table 4: Integrated Circuit CDM ESD Classification Levels

**Component Technical Committee** 



Figure 4: Integrated circuit CDM ESD test flow diagram Page 11 of 12

### **Revision History**

| <u>Rev #</u> | Date of change       | Brief summary listing affected sections                                                                                                                                                                          |
|--------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -            | Aug. 25, 2000        | Initial Release.                                                                                                                                                                                                 |
| A            | Jan. 31, 2001        | Changed title, revised paragraphs 1.1, 1.2, 3.2, 3.2.1, 3.2.2, revised Table 2 & 3, revised Figure 3.                                                                                                            |
| <u>B</u>     | <u>July 18, 2003</u> | Revision to sections 3.6 (j & k) and 5 reflect addition of classification<br>levels for ESD testing and lower voltage step for devices failing 250V.<br>New Table 4 added listing CDM ESD classification levels. |